A Multiplier-Less Discrete Cosine Transform Architecture Using a Majority Logic-Based Approximate Full Adder
This paper proposes a new approximate full adder (FA) based on the majority logic (ML) concept. The fundamental structure of the ML concept is a 3-input majority voter and is widely utilized in digital arithmetic cells. The ML-based proposed FA works at low power, small delay, and low power-delay-pr...
Saved in:
Main Authors: | Elham Esmaeili, Farshad Pesaran, Nabiollah Shiri |
---|---|
Format: | Article |
Language: | fas |
Published: |
Islamic Azad University Bushehr Branch
2024-03-01
|
Series: | مهندسی مخابرات جنوب |
Subjects: | |
Online Access: | https://sanad.iau.ir/journal/jce/Article/869992 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Target Torque Control of Two-speed DCT Clutch based on GA-LQR
by: Zhang Zhigang, et al.
Published: (2020-03-01) -
Hardware Implementation of Digital Base Band Videophone
by: 秦仁忠, et al.
Published: (1995-01-01) -
Robust watermarking algorithm for medical images based on accelerated‐KAZE discrete cosine transform
by: Dekai Li, et al.
Published: (2022-11-01) -
Evaluation of Temperature, Disturbance and Noise Effect in Full Adders Based on GDI Method
by: Hashem Arfavi, et al.
Published: (2024-02-01) -
Digital Image Forensic Approach to Counter the JPEG Anti-Forensic Attacks
by: Amit Kumar, et al.
Published: (2021-01-01)