Source Design of Vertical III–V Nanowire Tunnel Field-Effect Transistors
We systematically fabricate devices and analyze data for vertical InAs/(In)GaAsSb nanowire tunnel field-effect transistors (TFETs), to study the influence of source dopant position and level on their device performance. The results show that delaying the introduction of dopants further in the GaAsSb...
Saved in:
Main Authors: | Gautham Rangasamy, Zhongyunshen Zhu, Lars-Erik Wernersson |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Journal on Exploratory Solid-State Computational Devices and Circuits |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10409158/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Investigating vertical charge plasma tunnel field effect transistors beyond semiclassical assumptions
by: Iman Chahardah Cherik, et al.
Published: (2025-02-01) -
Improving Performance of Germanium-Based Vertical Tunneling Field Effect Transistor Using GaAs as Channel
by: Shoaib Babaei tooski, et al.
Published: (2024-04-01) -
A VERY LOW BANDGAP LINE-TUNNEL FIELD EFFECT TRANSISTOR WITH CHANNEL-BURIED OXIDE AND LATERALLY DOPED POCKET
by: Huu Thai Bui, et al.
Published: (2024-09-01) -
Highly sensitive non-enzymatic glucose sensing using Ni nanowires and graphene thin film on the gate area of extended gate electric double-layer field-effect transistor
by: Sheng-Chun Hung
Published: (2025-01-01) -
High-Performance Dielectric Modulated Epitaxial Tunnel Layer Tunnel FET for Label-Free Detection of Biomolecules
by: Kunal Aggarwal, et al.
Published: (2024-01-01)