TSC-IBR: A Variant of Interval-Based Memory Reclamation Using CPU’s Time-Stamp Counter
Hardware timestamps are increasingly used in concurrent data structures. On the x86_64 platform, a clock with cycle-level resolution maintained by the CPU’s time-stamp counter register is frequently employed to implement parallel algorithms, and its value can be accessed swiftly without a...
Saved in:
| Main Authors: | Chen Zhang, Wendong Li, Xinghui Zhu |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2025-01-01
|
| Series: | IEEE Access |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/11000280/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Ukrainian postage at the time of the Liberation Struggles in 1918-1920: historical narrative of national stamp publishing
by: Svetlana Oriekhova
Published: (2019-12-01) -
Cloud computing node based on Loongson multi-core CPU
by: Li RUAN, et al.
Published: (2013-12-01) -
Translation as Counter-Memory: Mainmise and the Making of a Counter-Culture in Quebec
by: Carmen Ruschiensky
Published: (2022-01-01) -
Data Rates Assessment on L2–L3 CPU Bus and Bus between CPU and RAM in Modern CPUs
by: Maria S. Komar
Published: (2017-08-01) -
Analisis Perbandingan Performa Framework NestJS dan Lumen Pada Studi Kasus Aplikasi Berbasis REST API
by: Buce Trias Hanggara, et al.
Published: (2024-07-01)