TSC-IBR: A Variant of Interval-Based Memory Reclamation Using CPU’s Time-Stamp Counter
Hardware timestamps are increasingly used in concurrent data structures. On the x86_64 platform, a clock with cycle-level resolution maintained by the CPU’s time-stamp counter register is frequently employed to implement parallel algorithms, and its value can be accessed swiftly without a...
Saved in:
| Main Authors: | Chen Zhang, Wendong Li, Xinghui Zhu |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
IEEE
2025-01-01
|
| Series: | IEEE Access |
| Subjects: | |
| Online Access: | https://ieeexplore.ieee.org/document/11000280/ |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Ukrainian postage at the time of the Liberation Struggles in 1918-1920: historical narrative of national stamp publishing
by: Svetlana Oriekhova
Published: (2019-12-01) -
Interpretation of group standards of Guidelines for Industrial Wastewater Reclamation and Reuse
by: JIA Wenjie, et al.
Published: (2025-01-01) -
A Processor-controlled Remote Updating Method for FPGA Configuration Files
by: WEN Fa, et al.
Published: (2019-01-01) -
Evaluating CPU, GPU, and FPGA performance in the context of modal reverberation: a comparative analysis
by: Romain Michon, et al.
Published: (2025-04-01) -
Context and Shape: Geographical and Chronological Distribution of Handled Stamp Seals in Anatolia and Northern Levant
by: Caterina Vignolini
Published: (2023-01-01)