Power‐jitter trade‐off analysis in digital‐to‐time converters
Digital‐to‐time converters are one of the main building blocks in time‐domain signal processing. The jitter‐power product is analysed and shown to scale up linearly as the full‐scale delay range in current‐mode logic implementations, and quadratically in CMOS logic. It is also shown that CMOS conver...
Saved in:
Main Authors: | A. Santiccioli, C. Samori, A.L. Lacaita, S. Levantino |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2017-03-01
|
Series: | Electronics Letters |
Subjects: | |
Online Access: | https://doi.org/10.1049/el.2016.4577 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Congestion control algorithm based on jitter detection in metro Ethernet networks
by: HAO Jun-rui1, et al.
Published: (2009-01-01) -
Research on load-adaptive slotted priority queue scheduling providing telecomm-grade IP QoS
by: XUE Qiang1, et al.
Published: (2008-01-01) -
Fast IEEE802.1Qbv Gate Scheduling Through Integer Linear Programming
by: Alitzel Galilea Torres-Macias, et al.
Published: (2024-01-01) -
An Analysis of Temperature-Dependent Timing Jitter Factors in the Structural Design of Complementary Metal-Oxide-Semiconductor Single-Photon Avalanche Detectors
by: Jau-Yang Wu, et al.
Published: (2025-01-01) -
TAS Scheduling With Grouping Flows
by: Hironao Abe, et al.
Published: (2025-01-01)