An Asynchronous Low Power and High Performance VLSI Architecture for Viterbi Decoder Implemented with Quasi Delay Insensitive Templates
Convolutional codes are comprehensively used as Forward Error Correction (FEC) codes in digital communication systems. For decoding of convolutional codes at the receiver end, Viterbi decoder is often used to have high priority. This decoder meets the demand of high speed and low power. At present,...
Saved in:
Main Authors: | T. Kalavathi Devi, Sakthivel Palaniappan |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2015-01-01
|
Series: | The Scientific World Journal |
Online Access: | http://dx.doi.org/10.1155/2015/621012 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
数字流水Viterbi译码器的VLSI设计
by: 冯昭志, et al.
Published: (1995-01-01) -
VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders
by: Georgios Passas, et al.
Published: (2012-01-01) -
VLSI design of an irregular LDPC decoder in DTMB
by: CHEN Yun, et al.
Published: (2007-01-01) -
VLSI architecture design of motion compensation for MPEG-4
by: LIU Long, et al.
Published: (2005-01-01) -
Informational architectures of asynchronous and synchronous learning models
by: Lina Jarmuškaitė, et al.
Published: (2002-12-01)