A 10 GHz Dual-Loop PLL With Active Cycle-Jitter Correction Achieving 12dB Spur and 29% Jitter Reduction
This paper presents the design of a 10 GHz dual-loop PLL with active cycle-jitter correction. In the main loop of the PLL, a sampling PD is utilized to suppress the in-band noise to reach the reference noise floor. On the other hand, to eliminate noise disturbance outside the PLL loop bandwidth, an...
Saved in:
Main Authors: | Yu-Ping Huang, Yu-Sian Lu, Wei-Zen Chen |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Open Journal of Circuits and Systems |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10561565/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Effects of GNSS Receiver Tuning on the PLL Tracking Jitter Estimation in the Presence of Ionospheric Scintillation
by: K. Guo, et al.
Published: (2020-07-01) -
Developing a risk score using liquid biopsy biomarkers for selecting Immunotherapy responders and stratifying disease progression risk in metastatic melanoma patients
by: Amalia Azzariti, et al.
Published: (2025-02-01) -
Congestion control algorithm based on jitter detection in metro Ethernet networks
by: HAO Jun-rui1, et al.
Published: (2009-01-01) -
Image deblurring method for satellite platform caused by jitter
by: Xiao-lin SONG, et al.
Published: (2017-10-01) -
Sampling the Evidence of Extension Program Impact
by: Glenn D. Israel
Published: (2016-02-01)