FPGA‐based implementation of floating point processing element for the design of efficient FIR filters
Abstract Numerous applications based on very large scale intergration (VLSI) architecture suffer from large size components that lead to an error in the design of the filter during the stages of floating point arithmetic. Hence, it is necessary to change the architectural model that increases the de...
Saved in:
Main Authors: | Tintu Mary John, Shanty Chacko |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2021-07-01
|
Series: | IET Computers & Digital Techniques |
Subjects: | |
Online Access: | https://doi.org/10.1049/cdt2.12010 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Multi‐precision binary multiplier architecture for multi‐precision floating‐point multiplication
by: Geetam Singh Tomar, et al.
Published: (2021-08-01) -
Efficient FPGA based architecture for high‐order FIR filtering using simultaneous DSP and LUT reduced utilization
by: Mountassar Maamoun, et al.
Published: (2021-08-01) -
Integration in CNN and FIR filters for improved computational efficiency in signal processing
by: A. Sridevi, et al.
Published: (2025-01-01) -
Design, Implementation, and Analysis of High-Speed Single-Stage N-Sorters and N-Filters
by: Robert B. Kent, et al.
Published: (2021-01-01) -
Analysis and optimal realization of pole-zero sensitivity for FIR digital filters
by: Ling ZHUANG, et al.
Published: (2018-09-01)