Design and Implementation of a 16-bit Multi-Mode Delta-Sigma Digital-to-Analog Converter with Time-Interleaved Structure, Multi-Channel, and Compensation of Non-Idealities Based on FPGA
<p>In this research, a 16-bit multi-mode second-order Delta-Sigma Modulator-Digital-to-Analog Converter (DSM-DAC) with a time-interleaved (TI) structure operating at a center frequency of 4 GHz and a bandwidth of 20 MHz has been implemented using VHDL on an FPGA platform. The proposed architec...
Saved in:
Main Authors: | Abolfazl Roshanpanah, Pooya Torkzadeh, Khosrow Hajsadeghi, Massoud Dousti |
---|---|
Format: | Article |
Language: | fas |
Published: |
Islamic Azad University Bushehr Branch
2025-01-01
|
Series: | مهندسی مخابرات جنوب |
Subjects: | |
Online Access: | https://sanad.iau.ir/journal/jce/Article/1105014 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Method of data interleaving for H.264 video communication
by: SONG Bin, et al.
Published: (2007-01-01) -
Channel interleaver design and performance analysis for ultrasonic through-metal communication
by: Linsen XU, et al.
Published: (2022-10-01) -
Turbo detection-decoding method for bit-interleavered random layered space-time codes
by: LI Xiao-wei, et al.
Published: (2006-01-01) -
New short interleaver design for Turbo codes
by: LIU Wen-ming, et al.
Published: (2005-01-01) -
A Reinforcement Learning Based Approach for Efficient Routing in Multi-FPGA Platforms
by: Umer Farooq, et al.
Published: (2024-12-01)