Fail-Safe Logic Design Strategies Within Modern FPGA Architectures
Fail-safe computing refers to computing systems that revert to a non-operational safe state when a fault occurs. In this paper, we investigate a circuit level technique as mitigation for single event upsets (SEUs) and fault injection attacks on field programmable gate arrays (FPGAs), and analyze the...
Saved in:
Main Authors: | Priya A. Bhakta, Jim Plusquellic, Andrew Suchanek, Tom J. Mannos |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2025-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10810411/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Damage-tolerant mechanical metamaterials designed by fail-safe topology optimization
by: Yukun Zheng, et al.
Published: (2025-01-01) -
Relay Protection Device Reliability Assessment Through Radiation, Fault Injection and Fault Tree Analysis
by: Hualiang Zhou, et al.
Published: (2025-01-01) -
Understanding Logical-Shift Error Propagation in Quanvolutional Neural Networks
by: Marzio Vallero, et al.
Published: (2024-01-01) -
Multi-duplication fault tolerant scheduling algorithm based on genetic algorithm in heterogeneous systems
by: Zhong-zheng HE, et al.
Published: (2015-07-01) -
Research on Spaceborne Neural Network Accelerator and Its Fault Tolerance Design
by: Yingzhao Shao, et al.
Published: (2024-12-01)