FPGA‐Based Design of Ultra‐Efficient Approximate Adders for High‐Fidelity Image Processing: A Logic‐Optimized Approach
ABSTRACT Emerging as a promising paradigm for improving energy efficiency in error‐tolerant applications including image processing, neural networks, and embedded vision systems is approximative computing. Most current approximative adder designs, however, either compromise output quality or show po...
Saved in:
| Main Authors: | Ramakrishna Reddy Eamani, N. Vinodhkumar, Ambe Harrison, Wulfran Fendzi Mbasso |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2025-07-01
|
| Series: | Engineering Reports |
| Subjects: | |
| Online Access: | https://doi.org/10.1002/eng2.70262 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Synthesis of parallel adders from if-decision diagrams
by: A. A. Prihozhy
Published: (2020-08-01) -
Design of a low-delay 4-bit parallel prefix adder using QCA technology
by: Tushar Niranjan, et al.
Published: (2025-07-01) -
Analysis of possibilities of FPGA-implementation for multiplication operations in the Galois field
by: E. V. Listopad
Published: (2019-06-01) -
Approximate Regular Modules
by: Baghdad Science Journal
Published: (2011-12-01) -
Notes on Approximately Pure Submodules
by: Baghdad Science Journal
Published: (2013-12-01)