An Ultra-Low-Power Static Contention-Free 25-Transistor True Single-Phase-Clocked Flip-Flop in 55 nm CMOS
As essential building blocks of sequential digital circuits, optimizing the power consumption of flip-flops (FFs) can significantly reduce the total energy of digital systems. This paper proposes an ultra-low power 25-transistor (29-T with reset function) true single-phase clocked (TSPC) flip-flop b...
Saved in:
Main Authors: | Jiliang Liu, Huidong Zhao, Zhi Li, Kangning Wang, Shushan Qiao |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2024-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10606254/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Cryogenic Characterization of Low-Frequency Noise in 40-nm CMOS
by: Gerd Kiene, et al.
Published: (2024-01-01) -
Pass-Transistor-Enabled Split Input Voltage Level Shifter for Ultra-Low-Power Applications
by: Chakali Chandrasekhar, et al.
Published: (2025-01-01) -
A low‐offset low‐power and high‐speed dynamic latch comparator with a preamplifier‐enhanced stage
by: Jérôme K. Folla, et al.
Published: (2021-01-01) -
Relaxation Digital-to-Analog Converters Featuring Self-Calibration and Parasitics-Induced Error Suppression in 180-nm CMOS
by: Roberto Rubino, et al.
Published: (2025-01-01) -
An X-Band 6-Bit Hybrid True Time Delay With Linearly-Controlled Gₘ-C All-Pass Filter in 28nm FDSOI CMOS
by: Soon-Hyeok Kwon, et al.
Published: (2024-01-01)