Architecture and Application-Aware Management of Complexity of Mapping Multiplication to FPGA DSP Blocks in High Level Synthesis
Multiplication is a common operation in many applications and there exist various types of multiplication operations. Current high level synthesis (HLS) flows generally treat all multiplication operations equally and indistinguishable from each other leading to inefficient mapping to resources. Thi...
Saved in:
| Main Authors: | Sharad Sinha, Thambipillai Srikanthan |
|---|---|
| Format: | Article |
| Language: | English |
| Published: |
Wiley
2014-01-01
|
| Series: | International Journal of Reconfigurable Computing |
| Online Access: | http://dx.doi.org/10.1155/2014/564924 |
| Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
IP-Enabled C/C++ Based High Level Synthesis: A Step towards Better Designer Productivity and Design Performance
by: Sharad Sinha, et al.
Published: (2014-01-01) -
Implementation of the Subharmonic Compensation Algorithm Based on DSP+FPGA and Multiple Synchronous Rotating Coordinates
by: YIN Lujun, et al.
Published: (2016-01-01) -
Control System of Regenerative Braking Energy Absorption Device Based on DSP and FPGA
by: 周成, et al.
Published: (2011-01-01) -
FINAL bootstrap acceleration on FPGA using DSP-free constant-multiplier NTTs
by: Jonas Bertels, et al.
Published: (2025-06-01) -
A DSP–FPGA Heterogeneous Accelerator for On-Board Pose Estimation of Non-Cooperative Targets
by: Qiuyu Song, et al.
Published: (2025-07-01)