Relaxation Digital-to-Analog Converters Featuring Self-Calibration and Parasitics-Induced Error Suppression in 180-nm CMOS
The design and the silicon characterization of two mostly digital, low-voltage, energy- and area-efficient Relaxation Digital-to-Analog Converters (ReDACs) in 180nm featuring digital self-calibration and parasitics-induced error suppression are presented and compared in this paper. The first design...
Saved in:
Main Authors: | Roberto Rubino, Francesco Musolino, Pedro Toledo, Yong Chen, Anna Richelli, Paolo S. Crovetti |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2025-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10829600/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An Ultra-Low-Power Static Contention-Free 25-Transistor True Single-Phase-Clocked Flip-Flop in 55 nm CMOS
by: Jiliang Liu, et al.
Published: (2024-01-01) -
Recent Advances in Ultrahigh-Speed Wireline Receivers With ADC-DSP-Based Equalizers
by: Seoyoung Jang, et al.
Published: (2024-01-01) -
Development of a 3D-Printed Chest Phantom with Simulation of Lung Nodules for Studying Ultra-Low-Dose Computed Tomography Protocols
by: Jenna Silberstein, et al.
Published: (2024-12-01) -
PRELIMINARY RESEARCH ON DANAUS CHRYSIPPUS L. (LEPIDOPTERA: DANAIDAE) IN DALAT
by: Nguyễn Thanh Thủy Tiên
Published: (2017-01-01) -
STUDY ON MORPHOLOGICAL AND BIOLOGICAL CHARACTERISTICS OF OENOPIA KIRBYI (COLEOPTERA: COCCINELLIDAE) IN DA LAT CITY, LAM DONG, VIETNAM
by: Nguyen Thanh Thuy Tien, et al.
Published: (2021-02-01)