VLSI Architectures for Sliding-Window-Based Space-Time Turbo Trellis Code Decoders
The VLSI implementation of SISO-MAP decoders used for traditional iterative turbo coding has been investigated in the literature. In this paper, a complete architectural model of a space-time turbo code receiver that includes elementary decoders is presented. These architectures are based on newly p...
Saved in:
Main Authors: | Georgios Passas, Steven Freear |
---|---|
Format: | Article |
Language: | English |
Published: |
Wiley
2012-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2012/614259 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Trellis Decoding for Qudit Stabilizer Codes and Its Application to Qubit Topological Codes
by: Eric Sabo, et al.
Published: (2024-01-01) -
Turbo detection-decoding method for bit-interleavered random layered space-time codes
by: LI Xiao-wei, et al.
Published: (2006-01-01) -
VLSI design of an irregular LDPC decoder in DTMB
by: CHEN Yun, et al.
Published: (2007-01-01) -
Study on the SOVA decoding algorithm for Turbo codes based on modified path-metric
by: LIU Xing-cheng, et al.
Published: (2008-01-01) -
An Asynchronous Low Power and High Performance VLSI Architecture for Viterbi Decoder Implemented with Quasi Delay Insensitive Templates
by: T. Kalavathi Devi, et al.
Published: (2015-01-01)